- \* Performs bus cycle timing for IEEE-696 temporary masters - \* Directly generates pSYNC, pDBIN and pWR strobes - \* Programmable number of wait states in addition to external wait inputs - \* Three-state outputs directly drive control bus #### description / The 16R801 provides all IEEE-696 bus timing signals for temporary masters, with the exception of pSTVAL\*. The user must supply the pSTVAL\* signal, as it relates to the status bus which is not generated by the 16R801. All bus cycle timing is derived from the OLK pin, which is usually the same signal as the bus clock. Bus cycles are started by bringing the $\overline{\rm STCY}$ pin low, prior to the rising edge of CLK. An optional idle state may be inserted before the first pSYNC state by setting the $\overline{\rm STDLY}$ pin low. A read or write cycle will be generated, depending on the level of the RD/WR input pin. Wait states are generated by either programming the WS $_{0}$ and WS $_{1}$ pins, or by bringing one of the ready pins RDY or XRDY low. If wait states are generated by both methods, the wait states requested by the RDY or XRDY pins are honored first. ## pin description Clock input. All timing is referenced to the rising edge of this clock. In most applications, the CLK input is the same signal used to generate the bus & signal. Reset input. Active low. Resets all outputs to their inactive levels on the next rising edge of CLK. RESET will override any cycle currently in progress. Start cycle. Active low. Starts a new bus cycle on the next rising edge of CLK. Sampled whenever no bus cycle is currently in progress, or during the last bus state of the current bus cycle. If STCY is inactive on the rising edge of the last bus state of a current cycle, the current cycle terminates and no new cycle is started. # STOLY Start cycle delay. Active low. Causes the first active bus state (pSYNC) to be delayed one clock if the new cycle was not immediately preceded by another cycle. This mode is generally used the IEEE-696 DMA protocol is implemented at high speeds (above 5 MHz) where proper address and status set-up time may not be possible when a temporary master first takes control of the bus. This signal is not sampled when multiple bus cycles are performed consecutively. - RD/WR Read / write control input. Defines a read cycle if high or a write cycle if low. Must remain stable during bus state two (pDBIN or pWR active), but may change during the last bus state (BS3). - WB<sub>0</sub>, WB<sub>1</sub> Wait state select inputs. Up to three wait states may be programmed into the current cycle according to the chart below: | WS <sub>1</sub> | WSO | Number of wait state | 5 | |-----------------|-----|---------------------------------------|---| | Ø | 0 | None | | | 0 | 1 | 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 | | | 1 | 0 | 2 | | | 1 | 1 | 3 | | Wait states programmed in this manner are inserted in addition to externally requested wait states. Externally requested wait states are honored first, followed by programmed wait states, if any. The $WS_Q$ and $WS_1$ inputs must be stable before the start of bus state two. - RDY, XRDY Ready inputs. Active high. Both RDY and XRDY inputs must be high in order to complete a bus cycle. If either inputs are low when bus state two in entered, a wait state in inserted. Wait states will continue to be inserted as long as either ready input is low. Ready inputs are not sampled during programmed wait states. - **READY** Ready output. Active high. Synchronized version of the RDY and XRDY inputs. - Bus state three output. Active low. Goes active during the last bus state of the current cycle. - W<sub>1</sub> W<sub>1</sub> Programmed wait state counter outputs. Indicate the current down count of programmed wait states. Loaded after bus state one. #### TYPES 16R801, 16R801A IEEE-696 BUS STATE SEQUENCER # **PAR** Write strobe. Active low. Goes active for one clock period following pSYNC if $RD/\overline{WR}$ is low. May be extended an indefinite number of clock periods by inserting wait states. May be directly connected to the $\overline{pWR}$ bus signal if desired. #### **DBIN** **Read strobe.** Active high. Goes active for one clock period following pSYNC if $RD/\overline{WR}$ is high. May be extended an indefinite number of clock periods by inserting wait states. May be directly connected to the pDBIN bus signal if desired. #### pSYNC. First bus state sync. Active high. Goes active for one clock period at the beginning of each bus cycle. May be directly connected to the pSYNC bus signal if desired. #### EC **Bus cycle output.** Active low when a bus cycle is in progress. Remains active as long as bus cycles continue. BC is inactive when no bus cycles are in progress. A high to low transition on this output indicates the start of a new bus cycle after an inactive period. # TYPES 16R801, 16R801A IEEE-696 BUS STATE SEQUENCER ## recommended operating conditions | | | | PHAPETER | | | | 16 <b>7801</b><br>16 <b>7801</b> A | | | LINET | | | |---------|-----------|----------|----------|-----------|--|---|-----------------------------------------|--|------|-------------|------|-------| | | | | | | | 1 | | | MEN | Ю | MAX | | | Supply | voltage, | Ybc | | | | | <br> | | 4.75 | 5 | 5.25 | V | | Low-le | vel outpu | t, curre | nt, Io | | | | *************************************** | | | | 24 | mA | | High-le | evel outp | ut cum | ent, I | ЭН | | | | | | *********** | -3.2 | mA | | Operat: | ing free- | air tem | peratu | <b>^e</b> | | | | | 0 | *·········· | 70 | deg C | # electrical characteristics over operating conditions | | PARMETER . | TEST CONDITIONS | 16 <b>789</b> 01<br>16 <b>789</b> 01A | | | UNIT | |-----------------|------------------------------|-----------------------------------------------------------------------------------------|---------------------------------------|-----|-------------|------| | | | | MIN | TYP | MAX | | | VIL | Low-level input voltage | | | | 0.8 | V | | VIH | High-level input voltage | | 2.0 | | | V | | VIK | Input clamp voltage | $V_{DC} = MIN I_{I} = -18mA$ | | 0.9 | -1.2 | V | | In | Low-level input current | $V_{DC} = MPX V_{I} = 0.4V$ | | -30 | -250 | uA | | I <sub>IH</sub> | High-level input current | $V_{DC} = MPX V_{I} = 2.4V$ | | | 25 | υA | | II | Maximum input current | $V_{DC} = MAX V_I = 5.5V$ | | | 1 | mΑ | | Val | Low-level output voltage | $I_{CC} = MIN AIF = MIN$ | | | 0.5 | V | | YOH | High-level output voltage | IOH = MUX AIH = MUX | 2.4 | 3.5 | | V | | IOZ | Off-state output current | $V_{CC} = MIN V_{IL} = MAX V_{CL} = 0.4V$ $I_{CH} = MAX V_{TH} = MIN V_{CH} = 2.4V$ | | | -100<br>100 | υA | | Ins | Short-circuit output current | V <sub>CC</sub> = 5V | -30 | -60 | -90 | mA | | Inc | | V <sub>DC</sub> = MAX | | 120 | 180 | mA | # switching characteristics over operating conditions TEST CONDITIONS: $R_1 = 200$ ohes, $R_2 = 390$ ohes, $C_L = 50$ pF | PARAMETER | FRDI<br>(INFUT) | TO<br>(CLATEUT) | 167001-1 | 16R891 | UNIT | |-------------|-----------------|-----------------|-------------|-------------|---------------| | PROPER | (INUT) | (QUIFUT) | MIN TYP HAK | MEN TYP MAK | | | tplH<br>tpH | | | | | \ <b>1765</b> | | tplH<br>tpH | | | | | MES | | tp.H<br>tpH | | | | | ns. | | tplH<br>tpH | | | | | YIS |